GAL20V8B-25LPI
vs
GAL20V8B-25LPNI
feature comparison
All Stats
Differences Only
Rohs Code
No
Yes
Part Life Cycle Code
Obsolete
Obsolete
Ihs Manufacturer
LATTICE SEMICONDUCTOR CORP
LATTICE SEMICONDUCTOR CORP
Part Package Code
DIP
DIP
Package Description
PLASTIC, DIP-24
DIP-24
Pin Count
24
24
Reach Compliance Code
not_compliant
unknown
HTS Code
8542.39.00.01
8542.39.00.01
Samacsys Manufacturer
Lattice Semiconductor
Lattice Semiconductor
Additional Feature
REGISTER PRELOAD; POWER-UP RESET
Architecture
PAL-TYPE
PAL-TYPE
Clock Frequency-Max
37 MHz
37 MHz
JESD-30 Code
R-PDIP-T24
R-PDIP-T24
JESD-609 Code
e0
e3
Length
31.75 mm
31.75 mm
Number of Dedicated Inputs
12
12
Number of I/O Lines
8
8
Number of Inputs
20
20
Number of Outputs
8
8
Number of Product Terms
64
64
Number of Terminals
24
24
Operating Temperature-Max
85 °C
85 °C
Operating Temperature-Min
-40 °C
-40 °C
Organization
12 DEDICATED INPUTS, 8 I/O
12 DEDICATED INPUTS, 8 I/O
Output Function
MACROCELL
MACROCELL
Package Body Material
PLASTIC/EPOXY
PLASTIC/EPOXY
Package Code
DIP
DIP
Package Equivalence Code
DIP24,.3
DIP24,.3
Package Shape
RECTANGULAR
RECTANGULAR
Package Style
IN-LINE
IN-LINE
Programmable Logic Type
EE PLD
EE PLD
Propagation Delay
25 ns
25 ns
Qualification Status
Not Qualified
Not Qualified
Seated Height-Max
5.334 mm
5.334 mm
Supply Voltage-Max
5.5 V
5.5 V
Supply Voltage-Min
4.5 V
4.5 V
Supply Voltage-Nom
5 V
5 V
Surface Mount
NO
NO
Technology
CMOS
CMOS
Temperature Grade
INDUSTRIAL
INDUSTRIAL
Terminal Finish
Tin/Lead (Sn85Pb15)
MATTE TIN
Terminal Form
THROUGH-HOLE
THROUGH-HOLE
Terminal Pitch
2.54 mm
2.54 mm
Terminal Position
DUAL
DUAL
Width
7.62 mm
7.62 mm
Base Number Matches
1
1
Pbfree Code
Yes
Peak Reflow Temperature (Cel)
260
Compare GAL20V8B-25LPI with alternatives
Compare GAL20V8B-25LPNI with alternatives