CD74HC280E96 vs 74HC280N feature comparison

CD74HC280E96 Harris Semiconductor

Buy Now Datasheet

74HC280N NXP Semiconductors

Buy Now Datasheet
Part Life Cycle Code Obsolete Obsolete
Ihs Manufacturer HARRIS SEMICONDUCTOR NXP SEMICONDUCTORS
Package Description DIP, DIP,
Reach Compliance Code unknown compliant
HTS Code 8542.39.00.01 8542.39.00.01
Additional Feature ODD/EVEN PARITY GENERATOR ODD/EVEN PARITY GENERATOR
Family HC/UH HC/UH
JESD-30 Code R-PDIP-T14 R-PDIP-T14
Length 19.17 mm 19.025 mm
Logic IC Type PARITY GENERATOR/CHECKER PARITY GENERATOR/CHECKER
Number of Bits 9 9
Number of Functions 1 1
Number of Terminals 14 14
Operating Temperature-Max 125 °C 125 °C
Operating Temperature-Min -55 °C -40 °C
Output Polarity COMPLEMENTARY COMPLEMENTARY
Package Body Material PLASTIC/EPOXY PLASTIC/EPOXY
Package Code DIP DIP
Package Shape RECTANGULAR RECTANGULAR
Package Style IN-LINE IN-LINE
Propagation Delay (tpd) 300 ns 60 ns
Qualification Status Not Qualified Not Qualified
Seated Height-Max 5.33 mm 4.2 mm
Supply Voltage-Max (Vsup) 6 V 6 V
Supply Voltage-Min (Vsup) 2 V 2 V
Surface Mount NO NO
Technology CMOS CMOS
Temperature Grade MILITARY AUTOMOTIVE
Terminal Form THROUGH-HOLE THROUGH-HOLE
Terminal Pitch 2.54 mm 2.54 mm
Terminal Position DUAL DUAL
Width 7.62 mm 7.62 mm
Base Number Matches 1 3
Pbfree Code Yes
Rohs Code Yes
Part Package Code DIP
Pin Count 14
ECCN Code EAR99
JESD-609 Code e4
Load Capacitance (CL) 50 pF
Peak Reflow Temperature (Cel) 260
Supply Voltage-Nom (Vsup) 5 V
Terminal Finish NICKEL PALLADIUM GOLD
Time@Peak Reflow Temperature-Max (s) 30

Compare CD74HC280E96 with alternatives

Compare 74HC280N with alternatives