IDT74LVC112APGG vs SN74LVC112APWRG4 feature comparison

IDT74LVC112APGG Integrated Device Technology Inc

Buy Now Datasheet

SN74LVC112APWRG4 Texas Instruments

Buy Now Datasheet
Pbfree Code Yes
Rohs Code Yes Yes
Part Life Cycle Code Obsolete Obsolete
Ihs Manufacturer INTEGRATED DEVICE TECHNOLOGY INC TEXAS INSTRUMENTS INC
Part Package Code TSSOP TSSOP
Package Description TSSOP, TSSOP, TSSOP16,.25
Pin Count 16 16
Reach Compliance Code compliant compliant
HTS Code 8542.39.00.01 8542.39.00.01
Family LVC/LCX/Z LVC/LCX/Z
JESD-30 Code R-PDSO-G16 R-PDSO-G16
JESD-609 Code e3 e4
Length 5 mm 5 mm
Logic IC Type J-K FLIP-FLOP J-K FLIP-FLOP
Number of Bits 2 2
Number of Functions 2 2
Number of Terminals 16 16
Operating Temperature-Max 85 °C 125 °C
Operating Temperature-Min -40 °C -40 °C
Output Characteristics 3-STATE
Output Polarity COMPLEMENTARY COMPLEMENTARY
Package Body Material PLASTIC/EPOXY PLASTIC/EPOXY
Package Code TSSOP TSSOP
Package Shape RECTANGULAR RECTANGULAR
Package Style SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Propagation Delay (tpd) 7.1 ns 7.1 ns
Qualification Status Not Qualified Not Qualified
Seated Height-Max 1.2 mm 1.2 mm
Supply Voltage-Max (Vsup) 3.6 V 3.6 V
Supply Voltage-Min (Vsup) 2.7 V 1.65 V
Supply Voltage-Nom (Vsup) 3.3 V 1.8 V
Surface Mount YES YES
Technology CMOS CMOS
Temperature Grade INDUSTRIAL AUTOMOTIVE
Terminal Finish MATTE TIN NICKEL PALLADIUM GOLD
Terminal Form GULL WING GULL WING
Terminal Pitch 0.65 mm 0.65 mm
Terminal Position DUAL DUAL
Trigger Type NEGATIVE EDGE NEGATIVE EDGE
Width 4.4 mm 4.4 mm
fmax-Min 150 MHz 150 MHz
Base Number Matches 1 1
Samacsys Manufacturer Texas Instruments
Load Capacitance (CL) 50 pF
Max Frequency@Nom-Sup 150000000 Hz
Max I(ol) 0.024 A
Moisture Sensitivity Level 1
Package Equivalence Code TSSOP16,.25
Packing Method TR
Peak Reflow Temperature (Cel) 260
Prop. Delay@Nom-Sup 5.9 ns
Time@Peak Reflow Temperature-Max (s) 30

Compare IDT74LVC112APGG with alternatives

Compare SN74LVC112APWRG4 with alternatives