IDT7140LA25JI8
vs
IDT7140LA25PDG
feature comparison
All Stats
Differences Only
Pbfree Code
No
Yes
Rohs Code
No
Yes
Part Life Cycle Code
Obsolete
Transferred
Ihs Manufacturer
INTEGRATED DEVICE TECHNOLOGY INC
INTEGRATED DEVICE TECHNOLOGY INC
Part Package Code
LCC
DIP
Package Description
PLASTIC, LCC-52
DIP, DIP48,.6
Pin Count
52
48
Reach Compliance Code
not_compliant
compliant
ECCN Code
EAR99
EAR99
HTS Code
8542.32.00.41
8542.32.00.41
Access Time-Max
25 ns
25 ns
I/O Type
COMMON
COMMON
JESD-30 Code
S-PQCC-J52
R-PDIP-T48
JESD-609 Code
e0
e3
Length
19.1262 mm
61.849 mm
Memory Density
8192 bit
8192 bit
Memory IC Type
MULTI-PORT SRAM
MULTI-PORT SRAM
Memory Width
8
8
Moisture Sensitivity Level
3
Number of Functions
1
1
Number of Ports
2
2
Number of Terminals
52
48
Number of Words
1024 words
1024 words
Number of Words Code
1000
1000
Operating Mode
ASYNCHRONOUS
ASYNCHRONOUS
Operating Temperature-Max
85 °C
70 °C
Operating Temperature-Min
-40 °C
Organization
1KX8
1KX8
Output Characteristics
3-STATE
3-STATE
Package Body Material
PLASTIC/EPOXY
PLASTIC/EPOXY
Package Code
QCCJ
DIP
Package Equivalence Code
LDCC52,.8SQ
DIP48,.6
Package Shape
SQUARE
RECTANGULAR
Package Style
CHIP CARRIER
IN-LINE
Parallel/Serial
PARALLEL
PARALLEL
Peak Reflow Temperature (Cel)
225
Qualification Status
Not Qualified
Not Qualified
Seated Height-Max
4.57 mm
5.08 mm
Standby Current-Max
0.004 A
0.0015 A
Standby Voltage-Min
2 V
2 V
Supply Current-Max
0.22 mA
0.17 mA
Supply Voltage-Max (Vsup)
5.5 V
5.5 V
Supply Voltage-Min (Vsup)
4.5 V
4.5 V
Supply Voltage-Nom (Vsup)
5 V
5 V
Surface Mount
YES
NO
Technology
CMOS
CMOS
Temperature Grade
INDUSTRIAL
COMMERCIAL
Terminal Finish
TIN LEAD
MATTE TIN
Terminal Form
J BEND
THROUGH-HOLE
Terminal Pitch
1.27 mm
2.54 mm
Terminal Position
QUAD
DUAL
Time@Peak Reflow Temperature-Max (s)
20
Width
19.1262 mm
15.24 mm
Base Number Matches
1
5
Compare IDT7140LA25JI8 with alternatives
Compare IDT7140LA25PDG with alternatives