GAL20V8A-25LP
vs
PALCE20V8Q-25PI/4
feature comparison
All Stats
Differences Only
Rohs Code
No
No
Part Life Cycle Code
Obsolete
Obsolete
Ihs Manufacturer
LATTICE SEMICONDUCTOR CORP
LATTICE SEMICONDUCTOR CORP
Part Package Code
DIP
DIP
Package Description
PLASTIC, DIP-24
0.300 INCH, SKINNY, PLASTIC, DIP-24
Pin Count
24
24
Reach Compliance Code
not_compliant
not_compliant
HTS Code
8542.39.00.01
8542.39.00.01
Additional Feature
8 MACROCELLS; 1 EXTERNAL CLOCK; REGISTER PRELOAD; SHARED INPUT/CLOCK
USE GAL DEVICES FOR NEW DESIGNS
Architecture
PAL-TYPE
PAL-TYPE
Clock Frequency-Max
37 MHz
37 MHz
JESD-30 Code
R-PDIP-T24
R-PDIP-T24
JESD-609 Code
e0
e0
Length
31.855 mm
30.734 mm
Number of Dedicated Inputs
12
12
Number of I/O Lines
8
8
Number of Inputs
20
20
Number of Outputs
8
8
Number of Product Terms
64
64
Number of Terminals
24
24
Operating Temperature-Max
75 °C
85 °C
Operating Temperature-Min
-40 °C
Organization
12 DEDICATED INPUTS, 8 I/O
12 DEDICATED INPUTS, 8 I/O
Output Function
MACROCELL
MACROCELL
Package Body Material
PLASTIC/EPOXY
PLASTIC/EPOXY
Package Code
DIP
DIP
Package Equivalence Code
DIP24,.3
DIP24,.3
Package Shape
RECTANGULAR
RECTANGULAR
Package Style
IN-LINE
IN-LINE
Programmable Logic Type
EE PLD
EE PLD
Propagation Delay
25 ns
25 ns
Qualification Status
Not Qualified
Not Qualified
Seated Height-Max
4.57 mm
5.08 mm
Supply Voltage-Max
5.25 V
5.5 V
Supply Voltage-Min
4.75 V
4.5 V
Supply Voltage-Nom
5 V
5 V
Surface Mount
NO
NO
Technology
CMOS
CMOS
Temperature Grade
COMMERCIAL EXTENDED
INDUSTRIAL
Terminal Finish
Tin/Lead (Sn85Pb15)
Tin/Lead (Sn85Pb15)
Terminal Form
THROUGH-HOLE
THROUGH-HOLE
Terminal Pitch
2.54 mm
2.54 mm
Terminal Position
DUAL
DUAL
Width
7.62 mm
7.62 mm
Base Number Matches
1
3
Compare GAL20V8A-25LP with alternatives
Compare PALCE20V8Q-25PI/4 with alternatives